# Multi-Band GNSS Positioning Module ## **TAU1202 TAU1205** Datasheet V1.4 #### Notice, Statement and Copyright ALLYSTAR Technology offers this document as a service to its customers, to support application and engineering efforts that use the products designed by ALLYSTAR Technology. Products and specifications discussed herein are for reference purposes only. Performance characteristics listed in this document do not constitute a warranty or guarantee of product performance. ALLYSTAR Technology assumes no liability or responsibility for any claims or damages arising out of the use of this document, or from the use of integrated circuits based on this document, including, but not limited to claims or damages based on infringement of patents, copyrights or other intellectual property rights. This document contains proprietary technical information which is the property of ALLYSTAR Technology, copying of this document and giving it to others and using or communication of the contents thereof, are forbidden without express authority. Offenders are liable to the payment of damages. ALLYSTAR Technology reserves the right to make changes in its products, specifications and other information at any time without notice. For more documents, please visit <a href="www.allystar.com">www.allystar.com</a>. Copyright © ALLYSTAR Technology (Shenzhen) Co., Ltd. 2020. All rights reserved. ### **TABLE OF CONTENT** | 1 | SYSTEM OVERVIEW | 5 | |---|---------------------------------|----------------------| | | <ul> <li>1.1 Overview</li></ul> | 5<br>5 | | 2 | PIN DESCRIPTION | 8 | | | 2.1 Pin assignment | | | 3 | ELECTRICAL CHARACTERISTICS | 10 | | | 3.1 Absolute Maximum Rating | 10<br>10 | | | 3.3 DC Characteristics | 11<br>11 | | 4 | HARDWARE DESCRIPTION | 12 | | _ | 4.1 Connecting power | 12<br>12<br>13<br>14 | | 5 | MECHANICAL SPECIFICATION | 15 | | 6 | REFERENCE DESIGN | 16 | | | 6.1 Minimal Design | 18 | | 7 | REFLOW SOLDERING | 19 | | 8 | PRODUCT PACKAGING AND HANDLING | 20 | | | 8.1 Packaging | 20 | | | 8.1.1 | Packaging Notes | 20 | |------|-----------------|-------------------------------------------------------------------|----| | | 8.1.2 | Tape and Reel | 20 | | | 8.1.3 | Shipment Packaging | 21 | | | 8.2 S | torage | 22 | | | | landling | | | | 8.3.1 | ESD Handling Precautions | | | | 8.3.2 | ESD protection measures | 23 | | | 8.3.3 | Moisture sensitivity level | 23 | | 9 | REVISIO | N HISTORY | 24 | | List | of tables | | | | | Table 1 Differe | ences between TAU1202/TAU1205-1010A00 and TAU1202/TAU1205-1010C00 | 5 | | | Table 2 Specif | fications | 6 | | | Table 3 Detail | ed pin descriptions | 9 | | | Table 4 Absol | ute rating | 10 | | | Table 5 PRRS | TX and PRTRG | 10 | | | Table 6 ANT_E | BIAS | 10 | | | Table 7 Others | S | 10 | | | Table 8 Opera | ting conditions | 11 | | | Table 9 Power | r consumption | 11 | | | Table 10 ANT | _BIAS current range and antenna status | 13 | | | Table 11 Dime | ensions | 15 | | | Table 12 Reflo | ow profile features | 19 | | | Table 13 Pack | ring hierarchy | 20 | | List | of figures | | | | | Figure 1 TAU1 | 202/TAU1205 module photo | 5 | | | Figure 2 Block | diagram | 6 | | | Figure 3 Pin a | ssignment (top view) | 8 | | | Figure 4 Initia | l system power on sequence | 12 | | | Figure 5 Main | power on sequence | 13 | | | Figure 6 Dime | nsions | 15 | | | Figure 7 Minir | nal application diagram of A00 with internal power for ANT | 16 | | | Figure 8 Minir | nal application diagram of C00 with internal power for ANT | 17 | | | Figure 9 Minir | nal application diagram with external power for ANT | 17 | | | ~ | B Footprint Reference | | | | Figure 11 Refl | ow soldering profile (Refer to IPC/JEDEC J-STD-020E) | 19 | | | Figure 12 Tap | e dimensions | 20 | | | Figure 13 Ree | l dimensions | 21 | | | Figure 14 Pac | kaging | 21 | #### 1 SYSTEM OVERVIEW #### 1.1 Overview TAU1202/TAU1205 is a high-performance dual-frequency GNSS positioning module, which is based on the state of the art CYNOSURE III architecture. It supports GPS, BeiDou, GLONASS, Galileo, NAVIC/IRNSS, and QZSS). TAU1202/TAU1205 integrates efficient power management architecture, while providing high precision, high sensitivity and low power GNSS solutions which make it suitable for navigation applications on automotive and consumer electronics, as well as fleet management. #### 1.2 Features - · Supports all civil GNSS systems - Supports BDS-3 signal: B1C and B2a - · Concurrent reception of L1 and L5 band signals - Sub-meter position accuracy, superior in multipath mitigation and lower noise in city valley - Smart jammer detection and suppression - Highly integrated module, the best cost-effective high precision solution - Supports single IRNSS mode (TAU1205) ### 1.3 Module photo Figure 1 TAU1202/TAU1205 module photo Table 1 Differences between TAU1202/TAU1205-1010A00 and TAU1202/TAU1205-1010C00 | PN | Description | |-------------------------|-----------------------------------------------------------------| | TAU1202/TAU1205-1010A00 | RF_IN pin does not provide the power for active antenna, so a | | TAUT202/TAUT205-T0T0A00 | bias choke from ANT_BIAS to RF_IN pin should be used. | | | A bias choke is built-in between ANT_BIAS and RF_IN pin to | | TAU1202/TAU1205-1010C00 | power the active antenna. If the active antenna is powered by a | | TAU1202/TAU1205-1010C00 | supply source other than the module, a capacitor should be | | | used to block the DC from RF_IN. | ### 1.4 Block diagram Figure 2 Block diagram ### 1.5 Specifications **Table 2 Specifications** | Parameter | | Specification | |-------------------------------------|-----------------------|-----------------------------------| | GNSS Tracking channel | 40 channels | | | | | GPS/QZSS: L1C/A, L5C | | | TAU1202 | BDS: B1I, B2a, B1C <sup>[1]</sup> | | | TA01202 | GLONASS: L10F | | CNICS recention | | Galileo: E1, E5a | | GNSS reception | | GPS/QZSS: L1C/A, L5C | | | TAU1205 | BDS: B1I, B2a | | | TAUTZUS | Galileo: E1, E5a | | | | IRNSS: L5 | | Update rate | Maximum 10Hz | | | Position accuracy [2] | GNSS | <1m CEP | | Valacity <sup>9</sup> Time accuracy | GNSS | 0.1m/s CEP | | Velocity & Time accuracy | 1PPS | 20ns | | Time to First Fix(TTFF) | Hot start | 1 sec | | Tillle to Filst Fix(11FF) | Cold start | 24 secs | | | Cold start | -148dBm | | Concitivity | Hot start | -155dBm | | Sensitivity | Reacquisition | -158dBm | | | Tracking & navigation | -161dBm | | Operating limit | Velocity | 515 m/s | | | | |-----------------------|---------------------------------------------------------------------|--------------------------|--|--|--| | Operating limit | Altitude | 18,000 m | | | | | | Antenna short circuit and open circuit detection, and short circuit | | | | | | Safety supervision | protection | | | | | | | Low voltage detection | | | | | | | UART | 1 | | | | | Serial interface | I2C | 1 | | | | | | CAN [3] | 1 | | | | | Drotocol | NMEA 0183 Protocol Ver. | Protocol Ver. 4.00/4.10, | | | | | Protocol | Cynosure GNSS Receiver Protocol | | | | | | | Main voltage | 1.8 ~ 3.6V | | | | | Operating condition | Digital I/O voltage | 1.8 ~ 3.6V | | | | | | Backup voltage | 1.8 ~ 3.6V | | | | | | GPS+QZSS, L1 band | 22mA@3.3V | | | | | Power consumption | GNSS, L1+L5 band | 41mA@3.3V | | | | | | Standby | 12uA | | | | | Operating temperature | -40 °C ~ +85 °C | | | | | | Storage temperature | -40 °C ~ +85 °C | | | | | | Package | 10.1mm x 9.7mm x 2.5mm 18-pin stamp hole | | | | | | Certification | RoHS & REACH | | | | | <sup>\* [1]</sup> Supported by specific firmware. <sup>\* [2]</sup> Open sky, dual band, demonstrated with a good external LNA <sup>\* [3]</sup> Only customized firmware supported ### 2 PIN DESCRIPTION ### 2.1 Pin assignment Figure 3 Pin assignment (top view) ### 2.2 Detailed pin descriptions Table 3 Detailed pin descriptions | Function | Symbol | No. | I/O | Description | |----------------------|-----------|----------|-------|-----------------------------------------------------------------------------------------------------------------------| | | VDD | 8 | Power | Main supply input. | | Power | GND | 1,10,12 | VSS | Ground | | | AVDD_BAK | 6 | Power | Backup supply input. | | Antenna | RF_IN | 11 | I | RF signal input. Use a controlled impedance of $50\Omega$ from connect RF_IN to the antenna or the antenna connector. | | Antenna | ANT_BIAS | 14 | 0 | RF section output voltage. Used to power the external active antenna. The current is limited below 35mA. | | UART | UOUT0 | 2 | 0 | UART0 serial data output. | | UANT | UIN0 | 3 | I | UART0 serial data input. | | 120 (OAN) | CANRX/SDA | 16 | I/O | I <sup>2</sup> C data transmission, or CAN data input. Leave it floating if not used. | | I <sup>2</sup> C/CAN | CANTX/SCL | 17 | I/O | I <sup>2</sup> C clock, or CAN data output. Leave it floating if not used. | | | PRTRG | | ı | Mode selection, or the trigger input in deep sleep mode to wake up the system | | Custom | PRRSTX | 9 | I | External reset, low active | | System | PPS | 4 | 0 | Time pulse output (PPS) | | | EXTINT | 5 | I | GPIO, Default (EXTINT): a trigger pin to external interrupt, leave it floating if not used. | | Reserved | Reserved | 7,13,15, | | Reserved, leave it floating if not used | ### 3 ELECTRICAL CHARACTERISTICS ### 3.1 Absolute Maximum Rating **Table 4 Absolute rating** | Symbol | Parameter | Min. | Max. | Unit | |----------------------|-----------------------------------------|------|------|------| | VDD | Power input for the main power domain | -0.5 | 3.63 | V | | AVDD_BAK | Power input for the backup power domain | -0.5 | 3.63 | V | | T <sub>storage</sub> | Storage temperature | -40 | 85 | °C | | T <sub>solder</sub> | Solder reflow temperature | - | 260 | °C | #### 3.2 IO Characteristics #### 3.2.1 PRRSTX and PRTRG #### Table 5 PRRSTX and PRTRG | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |-----------------|-----------------------|-----------|---------------|------|--------------|------| | I <sub>IZ</sub> | Input leakage current | | | | +/-1 | uA | | V <sub>IH</sub> | Input high voltage | - | AVDD_BAK*0. 7 | | AVDD_BAK | V | | V <sub>IL</sub> | Input low voltage | - | 0 | | AVDD_BAK*0.3 | V | | C <sub>i</sub> | Input capacitance | | | | 10 | pF | | R <sub>PU</sub> | Pull-up resistance | | 18 | | 84 | kOhm | #### 3.2.2 ANT\_BIAS #### Table 6 ANT\_BIAS | Parameter | Condition | Min. | Тур. | Max. | Unit | |-------------------|-----------|------|------|------|------| | RF supply current | | | | 35 | mA | | RF supply voltage | | 1.42 | | 3.43 | V | #### **3.2.3** Others #### **Table 7 Others** | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |-----------------|-------------------------------------|------------------------------------|---------|------|---------|------| | I <sub>IZ</sub> | Input leakage current | | | | +/-1 | uA | | $V_{IH}$ | Input high voltage | | VDD*0.7 | | VDD | V | | $V_{IL}$ | Input low voltage | | 0 | | VDD*0.3 | ٧ | | V | V <sub>OH</sub> Output high voltage | I <sub>OH</sub> =11.9 mA, VDD=3.3V | 2.64 | | | V | | V OH | | I <sub>OH</sub> =2.8 mA, VDD=1.8V | 1.53 | | | V | | V | Output low voltage | I <sub>OL</sub> =7.9 mA, VDD=3.3V | | | 0.4 | V | | V <sub>OL</sub> | Output low voltage | I <sub>OL</sub> =3.9 mA, VDD=1.8V | | | 0.45 | V | | Ci | Input capacitance | | | | 11 | pF | | R <sub>PU</sub> | Pull-up resistance | - | 35 | | 84 | kOhm | ### 3.3 DC Characteristics ### 3.3.1 Operating Conditions #### **Table 8 Operating conditions** | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------------------|-----------------------------------------|------|------|------|------| | VDD | Power input for the main power domain | 1.8 | 3.3 | 3.6 | V | | AVDD_BAK | Power input for the backup power domain | 1.8 | 3.3 | 3.6 | V | | ICC <sub>max</sub> | Maximum operating current @ VDD | | | 200 | mA | | T <sub>env</sub> | Operating temperature | -40 | | 85 | °C | #### 3.3.2 Power Consumption #### **Table 9 Power consumption** | Symbol | Parameter | Measure Pin | Тур. | Unit | |-----------------------------------|------------------------------|-------------------------|------|------| | I <sub>CCRX1</sub> <sup>[1]</sup> | Run Mode (GPS+QZSS, L1 only) | ADD[3] | 22 | mA | | I <sub>CCRX2</sub> <sup>[2]</sup> | Run Mode (GNSS, L1+L5) | ADD <sub>[3]</sub> | 41 | mA | | Іссовм | Standby mode | AVDD_BAK <sup>[4]</sup> | 12 | uA | <sup>\* [1]</sup> GPS+QZSS, L1 band only, 16 tracking channels, position fixed <sup>\* [2]</sup> All GNSS, L1 + L5 band, 32 tracking channels, position fixed <sup>\* [3]</sup> Condition: VDD=3.3V@Room Temperature; All Pins Open. <sup>\* [4]</sup> Condition: AVDD\_BAK=3.3V@Room Temperature; All Pins Open. #### 4 HARDWARE DESCRIPTION #### 4.1 Connecting power TAU1202/TAU1205 positioning module has two power supply pins: VDD and AVDD\_BAK. The main power is supplied through the VDD pin, and the backup power is supplied through the AVDD\_BAK pin. In order to ensure the positioning performance, please control the ripple of the module power supply less than 50m Vpp. It is recommended to use the LDO above 200mA current. If the power for VDD pin is off, the real-time clock (RTC) and battery backed RAM (BBR) are supplied through the AVDD\_BAK pin. Thus, orbit information and time can be maintained and will allow a Hot or Warm start. If no backup battery is connected, the module performs a cold start at every power up if no aiding data are sent to the module. Note: If no backup supply is available, connect the AVDD\_BAK pin to VDD or leave it floating. #### 4.2 Power on/off Sequence TAU1202/TAU1205 has two independent power domains (backup and main domain). In data backup mode, main power supply can be completely shut down for further power reduction for ultra-low power application. #### 4.2.1 Initial system power on When both backup and main supply power on from their off state, external reset (PRRSTX) must be active and hold more than 5ms after both backup supply and main supply reach the minimum operating voltage. Initial system power on sequence is illustrated in Figure 4. Figure 4 Initial system power on sequence #### 4.2.2 Main power supply off/on in application If application intends to shut down main power supply (VDD) while keep backup power supply (AVDD\_BAK) alive to save backup data, the following rules should be applied: External reset (PRRSTX) must be active when main power supply is under power off. In this case, external reset must be hold active more than 5ms after main power supply resumes to minimum operating voltage. Main power on sequence in application is illustrated in Figure 5. Figure 5 Main power on sequence ### 4.3 Antenna design There is built-in LNA and SAW in the GNSS module. It is recommended to use an active antenna with gain less than 36dB and noise figure less than 1.5dB. The module has built-in short circuit detection and open circuit detection function, which can detect the status of normal connection, and send out antenna status prompt message in NMEA data. #### Short circuit protection » The module includes internal short circuit antenna detection. Once an overcurrent is detected at the ANT\_BIAS port, the module will restrict current output automatically to protect from damages. #### Open circuit detection The module can detect an open circuit in the antenna. Users can judge it from antenna status messages. Table 10 ANT\_BIAS current range and antenna status | Antenna status | Status output | ANT_BIAS current range | |---------------------------------|---------------|-----------------------------------------| | Open circuit | OPEN | 0< ANT_BIAS ≤ 1mA | | Regular circuit or open circuit | OK or OPEN | 1mA< ANT_BIAS ≤ 2mA | | Regular circuit | OK | $2mA < ANT_BIAS \le 40\pm 5mA^{[1]}$ | | Short circuit | SHORT | 40±5mA <sup>[1]</sup> < ANT_BIAS < 55mA | <sup>\* [1] ±5</sup>mA are differences between product batches. #### TIPs: - 1. Pulse width of the minimum detectable overshoot current should be more than 10uS. - 2. NMEA message of antenna status output: • OPEN: \$GNTXT,01,01,01,**ANT\_OPEN**\*40 • OK: \$GNTXT,01,01,01,**ANT\_OK**\*50 SHORT: \$GNTXT,01,01,01,ANT\_SHORT\*06 #### 4.4 Reset and mode control The operation mode of GNSS module is controlled by PRRSTX (nRESET) and PRTRG (BOOT) pin. While the module works in normal operation, leave PRRSTX and PRTRG pins floating if there is no upgrading or reset demands, or others. - Keep PRTRG pin floating during system power-up or the external reset (PRRSTX from low to high), and the module will enter **User Normal Mode**. - When the module powers up or PRRSTX from low to high, the module will execute an external reset. (If the power for AVDD\_BAK is always on, the external reset will not affect the ephemeris data in the backup domain) - Drive PRTRG pin to low or connect PRTRG to GND directly (not by pull-down resistance) during system power-up or the external reset (PRRSTX from low to high), and the system enters BootROM Command Mode at PRTRG pin being released from low to floating state, and ready for firmware upgrading command. - When connecting PRRSTX and PRTRG to any host IO, DO NOT use the pull-up or pull-down resistance. #### 4.5 Serial interfaces The module provides a TTL Universal Asynchronous Receiver / Transmitter (UART) interface. The data format is: 1 start bit, 8 data bits, 1 stop bit, no checksum, and the default baud rate is 115200 bps. NMEA data outputs while the module is powered on. When the module is applied to the specific application, users can shut off the main power in order to further reduce the power consumption. To avoid the high level in serial interface influencing the normal operation, it is highly suggested to cut off the serial port when shut off the main power. Otherwise, please set the serial port to input mode or high impedance state with pull-down resistor. ### 5 MECHANICAL SPECIFICATION Figure 6 Dimensions **Table 11 Dimensions** | Symbol | Min. (mm) | Typ.(mm) | Max. (mm) | | |--------|-----------|----------|-----------|--| | А | 9.9 | 10.1 | 10.3 | | | В | 9.5 | 9.7 | 9.9 | | | С | 2.3 | 2.5 | 2.7 | | | D | 0.55 | 0.65 | 0.95 | | | Е | 1.0 | 1.1 | 1.2 | | | F | 0.6 | 0.8 | - | | | G | 0.4 | 0.5 | 0.6 | | | Н | 0.8 | 0.9 | 1.0 | | | K | 0.7 | 0.8 | 0.9 | | Page 16 of 25 #### 6 REFERENCE DESIGN ### 6.1 Minimal Design TAU1202/TAU1205 includes two versions of design (A00 and C00). - In A00 design, RF\_IN pin does not provide the power for active antenna, so a bias choke of 82nH from ANT\_BIAS to RF\_IN pin should be used. (Refer to Figure 7) - In C00 design, a bias choke is built-in between ANT\_BIAS and RF\_IN pin to power the active antenna. (Refer to **Figure 8**) - If the active antenna is powered by a supply source other than the module, a capacitor should be used to block the DC from RF\_IN. (Refer to **Figure 9**) The characteristic impedance from RF\_IN pin to the antenna connector should be $50\Omega$ . Figure 7 Minimal application diagram of A00 with internal power for ANT Figure 8 Minimal application diagram of C00 with internal power for ANT Figure 9 Minimal application diagram with external power for ANT ### 6.2 PCB Footprint Reference **Figure 10 PCB Footprint Reference** ### 6.3 Layout Notes - (1) A decoupling capacitor should be placed close to VDD pin of the module, and the width of power routing should be more than 0.5mm. - (2) The width of RF routing between RF port to antenna interface should be wider than 0.2mm. The characteristic impedance of RF routing between RF port to antenna interface should be controlled to $50\Omega$ . - (3) It is recommended that the routing from RF port to antenna interface refers to the second layer, and no routing are recommended on the layer. - (4) Do not place the module close to any EMI source, like antenna, RF routing, DC/DC or power conductor, clock signal or other high-frequency switching signal, etc. ### 7 REFLOW SOLDERING **Table 12 Reflow profile features** | Profile Feature | Pb-Free Assembly | | |---------------------------------------------------------------------|-------------------------------------------------------|--| | Preheat/Soak | | | | Temperature Min (T <sub>smin</sub> ) | 150 °C | | | Temperature Max (T <sub>smax</sub> ) | 200 °C | | | Time (ts) from (Tsmin to Tsmax) | 60-120s | | | Ramp-up rate (TL to Tp) | 3 °C/second max. | | | Liquidous temperature (TL) | 217 °C | | | Time (t <sub>L</sub> ) maintained above T <sub>L</sub> | 60-150s | | | Peak package body temperature (Tp) | must not exceed the Classification temp $T_{c}^{[1]}$ | | | Time (t <sub>p</sub> )* within 5 °C of the specified classification | 30* seconds <sup>[2]</sup> | | | temperature (T <sub>c</sub> ) | | | | Ramp-down rate (Tp to TL) | 6 °C/second max. | | | Time 25 °C to peak temperature | 8 minutes max. | | - \* [1] T<sub>c</sub>=260°C. - \* [2] The time above 255 °C must not exceed 30 seconds. Figure 11 Reflow soldering profile (Refer to IPC/JEDEC J-STD-020E) #### 8 PRODUCT PACKAGING AND HANDLING ### 8.1 Packaging #### 8.1.1 Packaging Notes TAU1202/TAU1205 GNSS module is a Moisture Sensitive Device (MSD) and Electrostatic Sensitive Device (ESD). During the packing and shipping, it is strictly required to take appropriate MSD handling instructions and precautions. The table below shows the general packing hierarchy for the standard shipment. **Table 13 Packing hierarchy** Note: Packaging of non-standard quantities is not explained here. Take the reality as a reference. #### 8.1.2 Tape and Reel The TAU1202/TAU1205 modules are delivered as hermetically sealed, reeled tapes in order to enable efficient production, production lot set-up and tear-down. The figure below shows the tape dimension. Figure 12 Tape dimensions TAU1202/TAU1205 are deliverable in quantities of 1000pcs on a reel. The figure below shows the dimensions of reel for TAU1202/TAU1205. Figure 13 Reel dimensions #### 8.1.3 Shipment Packaging The reels of TAU1202/TAU1205 modules are packed in the sealed bags and shipped by shipping cartons. Up to five sealed bags (5000pcs in total) can be packed in one shipping carton. Figure 14 Packaging ### 8.2 Storage In order to prevent moisture intake and protect against electrostatic discharge, TAU1202/TAU1205 is packaged together with a humidity indicator card and desiccant to absorb humidity. ### 8.3 Handling #### **8.3.1** ESD Handling Precautions TAU1202/TAU1205 module which contains highly sensitive electronic circuitry is Electrostatic Sensitive Device (ESD). Observe precautions for handling! Failure to observe these precautions may result in severe damage to the GNSS module! - Unless there is a galvanic coupling between the local GND (i.e. the workbench) and the PCB GND, then the first point of contact when handling the PCB must always be between the local GND and PCB GND. - Before mounting an antenna patch, connect ground of the device. - When handling the RF pin, do not come into contact with any charged capacitors and be careful when contacting materials that can develop charges (e.g. patch antenna ~10 pF, coax cable ~50 80 pF/m, soldering iron...) - To prevent electrostatic discharge through the RF input, do not touch any exposed antenna area. If there is any risk that such exposed antenna area is touched in non ESD protected work area, implement proper ESD protection measures in the design. - When soldering RF connectors and patch antennas to the receiver's RF pin, make sure to use an ESD safe soldering iron (tip). #### 8.3.2 ESD protection measures This series of GNSS positioning modules is sensitive to static electricity. Whenever handling the module, particular care must be exercised to reduce the risk of electrostatic charges. In addition to standard ESD safety practices, the following measures should be taken into account. - Adds ESD Diodes to the RF input part to prevent electrostatics discharge. - Do not touch any exposed antenna area. - Adds ESD Diodes to the UART interface. #### 8.3.3 Moisture sensitivity level The Moisture Sensitivity Level (MSL) of the GNSS modules is MSL4. ### 9 REVISION HISTORY | Revision | Date | Reviser | Status / Comments | |----------|---------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V1.0 | 2019-05 | Daisy | Start version, first released | | V1.1 | 2019-09 | Vita Wu | Logo, product photos and wording update | | V1.2 | 2019-12 | Vita Wu | Adds packaging info in Section 7; Updates mechanical specification; Updates sensitivity and power consumption in Table 1 and Table 7; Updates antenna gain in Section 4.2; Adds PCB package reference and layout notes in Section 6; Updates Section 6.1; | | V1.3 | 2020-07 | Vita Wu | Adds ANT_BIAS info; Adds built-in chock design, and updates reference design; Adds reflow soldering info; Updates mechanical spec; Simplifies Pin description; Other updates; | | V1.4 | 2020-12 | Vita Wu | Updates MSL. Improves wordings. Clarifies power on/off sequence. Updates AVDD_BAK connection description in Section 4.1. Updates D-typ and H value in table 11. Localization. Updates layout notes. Deletes 1K resistor in the minimal design diagram. Deletes SBAS support. Updates description about short circuit protection | | | | | | | | | | | www.allystar.com\_ info.gnss@allystar.com ### Headquarters Allystar Technology (Shenzhen) Co., Ltd. Address: 5F, Building No.4, Winlead Intelligent Park, No.3, FaDa road (middle), Bantian Subdistrict, LongGang District, Shenzhen City, Guangdong Province, China. ### **Calgary Office** Allystar Technology (Canada) Ltd. Address: Unit 288, 3553 31 Street NW Calgary, Alberta, Canada T2L 2K7